INTRODUCTION

There is a great demand on wireless sensor networks (WSNs) nowadays due to its functions in the market. A WSN consist of a group of low-cost, low-power, multifunction, small wireless nodes, which work together to collect and process data and communicate wirelessly. WSNs are used in such
applications as remote sensing, monitoring healthcare, security systems, home automation and traffic control [1]. In agriculture, WSNs are used in monitoring environmental parameters like temperature, carbon dioxide (CO2) concentrations, and humidity, intensity of radiation and wind pressure or speed. The basic specifications of a WSN are reliability, accuracy, flexibility, expense, difficulty of development and power consumption. However, due to their being battery powered, power consumption has become one of the most important specifications [2].

In intelligent farming, in order to improve the efficiency and growth in crop yields while improving cultivation by collecting different data, WSNs can be applied. Information and data on weather conditions, the soil environment, monitoring, soil humidity and pH levels can greatly help in improving crop yields while maintaining soil fertility [3]. This paper will focus on studying, analysing and implementing the technique in a block in a radio frequency (RF) front-end design which is a low-noise amplifier (LNA). The LNA is the first block in a receiver part of the RF front-end as shown in Figure 1 [4], [5]. The main objective of this LNA design is to consume less power while maintaining suitable output performances.

This paper consists of LNA theories, in Section 2, followed by the design procedures in Section 3. The LNA circuit design is presented in Section 4. Next, Section 5 presents the simulation results and the conclusions are presented in Section 6.

![WSN receiver block diagram](image)

**2.0 LNA THEORIES**

**2.1 Gain**

The RF amplifier power gain is defined as the difference between the output and the input signal or as a ratio of the output to the input power. The gain represents how well the load of the LNA received signal power compares to the input power. The unit of the power gain is dB.

**2.2 Input and Output Matching**

Input matching (S11) shows how well the input impedance is matched to the characteristic impedance, which is 50 Ω. Meanwhile, S22 depicts the output impedance matching. The lower that S11 and S22 are, the better the impedance matching that is achieved. This is because S11 and S22 comprise a ratio that describes the input and output signal reflection when the AC signal is treated as a wave. The unit of S11 and S22 is dB. A diagram of a s-parameters representation of a two-port network is shown in Figure 2.

![S-parameters representation of a two-port network](image)

**(1)**

\[
S_{11} = \frac{b_1}{a_1 a_2} = 0
\]

**(2)**

\[
S_{22} = \frac{b_2}{a_2 a_1} = 0
\]

**2.3 Noise Figure**

The noise figure can be defined as the ratio between the input signal-to-noise ratio (SNR) and the output SNR. The value is always greater than 1.

\[
NF = \frac{SNR_i}{SNR_o}
\]

Normally, the noise figure is expressed in dB, as follows:

\[
NF dB = 10 \log_{10}(NF)
\]

**2.4 1 dB Compression Point**

The 1 dB compression point is used to interpret the highest gain in its linear region. It shows the performance of the LNA in terms of linearity. When the power gain is in the linear region, the value of the output power is directly proportional to the input power. When the gain begins to drop but the output power does not increase linearly with the increased input power, this means that power compression occurs. As the power gain drops by 1 dB, it is defined as the 1 dB compression point as shown in Figure 3.
2.5 Power Consumption

The supply power consumption is the total power consumed from the power supply to maintain the proper operation of the LNA. The unit for this parameter is either mW or dBm. The power consumption can be calculated based on equation (5):

\[ P_{DC} = I_D V_{DD} \]  

(5)

The drain current \( I_D \) is given by:

\[ I_D = \frac{1}{2} \mu_n C_{OX} \frac{W}{L} (V_{GS} - V_{TH})^2 \]  

(6)

where \( \mu_n \) is the electron mobility in Si = 1360 cm²/Vs, \( C_{OX} \) is the capacitance per unit gate area of the oxide layer = \( \varepsilon_{ox} / t_{ox} \), \( t_{ox} \) is the thickness of the oxide layer and \( \varepsilon_{ox} \) is the dielectric or permittivity of the silicon dioxide.

2.6 Figure of Merit

Different figures of merit (FOMs) are commonly used in the literature in order to evaluate the performance of low-voltage and low-power LNAs. One figure of merit of the LNA is the ratio of the gain in dB to the dc power consumption in mW. The FOM in the table is expressed as below according to the definition in [6]:

\[ FOM = \frac{\text{Gain (abs)}}{(\text{NF} - 1)_{(\text{abs})} \times P_{DC}} (1 / \text{mW}) \]  

(7)

3.0 DESIGN PROCEDURES

It is very important to have the specifications of the design in order to get a successful LNA design. After setting the specifications by using the Composer Schematic Editor in Cadence, the schematic is designed. Next, the test bench is created so as to simulate the design schematic by using the Cadence Spectre analogue simulation environment.

3.1 Design Specifications

The performance budgeting of the WSN receiver is summarized in Table 1 [7]. In addition, the previous published works are also considered so as to ensure that the result obtained from this research is improved. There are several published LNAs focusing on low power consumption for wireless sensor network applications [6]-[20].

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Gain (dB)</td>
<td>4-15</td>
</tr>
<tr>
<td>NF (dB)</td>
<td>2-10</td>
</tr>
<tr>
<td>S11, S22 (dB)</td>
<td>&lt;15</td>
</tr>
<tr>
<td>IIP3 (dBm)</td>
<td>-10 to 0</td>
</tr>
</tbody>
</table>

The range of gain specifications is between 4 and 15 dB targeted to be achieved from this circuit design. A higher gain is better, but the value should be considered also for the current consumed from the simulation, as the objective is to consume the least power. Meanwhile, the NF value must be as low as possible for a better performance due to the reduction of the losses. The input-referred third-order intercept point (IIP3) is set to be within the range of 0 to -10 dB. If the IIP3 is nearer to 0, this is a better performance on the part of the LNA circuit. Broadly, the performance of the LNA is determined by the S-parameters [15]. However, there will be trade-offs between gain, NF and IIP3.

4.0 LNA CIRCUIT DESIGN

Figure 4 shows the schematic design of the proposed LNA. The design is based on the forward body bias technique because the transistors can operate under a low supply voltage, which is one of the effective ways to consume less power [5],[12],[13]. Besides, this technique could be employed with simplicity so as to minimize the size and cost. The gain will decrease when the supply voltage is low. Therefore, the proposed circuit employs a cascode structure consisting of two NMOS transistors. The main elements of this LNA are transistors M1 and M2. Notice that the NMOS transistors have four ports, that is, a gate (G), a drain (D), a source (S) and a body (B). The source of M1 is connected to ground, ensuring that M1 is in a common-source configuration. The gate of M1 is the input port of the signals while the drain of M2 is the output port of the signals. For low power consumption, the body is connected to a positive voltage source which can reduce the threshold voltage \( V_{TH} \) of the NMOS transistors.

In this design, the biasing voltage \( V_B \) is set to 0.3 V, which is much less than 0.7 V, that is, the turn-on voltage of PN junctions. Therefore, the body-source junction of the NMOS transistor in this LNA has a
negligible leakage current. In the circuit shown in Figure 3, the \( R_1 \) is the biasing resistance at the gate of transistor \( M_1 \). The inductance \( L_2 \) is connected to the drain of transistor \( M_2 \), which can increase the gain. Meanwhile, an appropriate value for \( C_2 \) is selected by considering gain and center frequency. \( C_1 \) and \( C_3 \) are the coupling capacitances.

The function of \( C_1 \) and \( L_1 \) is for the input-matching of 50 \( \Omega \), and the value is also tuned in order to ensure that the circuit operates at 2.4 GHz. The size of the transistor will determine how low the current is so as to get the lowest power consumption and also to increase the gain and efficiency.

The series LC circuits of \( C_3 \) and \( L_3 \) are a part of the output-matching in the design. Both values are tuned to get the desired output-matching at the centre frequency of 2.4 GHz. \( R_2 \) is a part of the biasing resistor.

\[ \text{Figure 3: Schematic of the proposed LNA} \]

### 5.0 SIMULATION RESULTS

Figure 5 depicts the simulation results for input-matching of the circuit. The simulation result shows that the value of input return loss (\( S_{11} \)) for pre-layout is -14.27 dB at 2.4 GHz. However, the post-layout of \( S_{11} \) improved to -17.71 dB. This is caused by the parasitic effect such as the input capacitance and the parasitic between the inductor and substrate. Overall, the value of input matching is acceptable and within the expectation range.

\[ \text{Figure 5: Input return loss (S11)} \]

Figure 6 shows the output return loss (\( S_{22} \)) of the proposed LNA. It can be seen that both the pre-layout and the post-layout are a match with each other. The simulated \( S_{22} \) is less than -12.00 dB. There are the differences between the pre-layout and post-layout are due to the parasitic nature of routing, capacitance, inductance and the output pad.

\[ \text{Figure 6: Output return loss (S22)} \]

Figure 7 depicts the voltage gain (\( S_{21} \)) of the proposed forward-body bias with cascode configurations of the LNA. According to the simulation results, \( S_{21} \) degrades to 9.86 dB from 12.03 dB. As explained previously for the input- and output-matching, \( S_{21} \) also suffers from parasitic effects. The parasitic resistance in the load inductors could degrade the voltage gain of the circuit.

\[ \text{Figure 7: Voltage gain (S21)} \]
Figure 7 The gain of the proposed LNA

Figure 8 Noise performance of the proposed LNA

Figure 9 Simulated result of the input 1 dB compression point

Figure 10 Simulated result of the IIP3

A two-tone test for a third-order intercept point (IIP3) is performed on the LNA in order to measure the linearity requirement. The two-tone test is applied at frequencies of 2.4 GHz and 2.48 GHz with equal power. As shown in Figure 10, an IIP3 of -7 dBm is achieved. This value is achieved within the specifications and represents a trade-off between power consumption and linearity requirements. In other words, the design has been optimized to obtain the best IIP3 value with the goal of consuming the least power in the LNA.

The plot of the stability factor is shown in Figure 11. The LNA is unconditionally stable, whereby the stability for pre-layout and post-layout is greater than 1.
Table 2 summarizes the performance of the recently published LNAs for WSNs. Compared with other works, the proposed LNA exhibits the least power consumption and excellent linearity. The results show that the proposed LNA is suitable for WSN applications.

The layout of the proposed LNA is presented in Figure 12. The die area including the pads is 1.02 mm x 0.93 mm; this layout will be taped out in the future.

<table>
<thead>
<tr>
<th>References</th>
<th>[16]</th>
<th>[17]</th>
<th>[18]</th>
<th>[19]*</th>
<th>[20]*</th>
<th>This Work</th>
</tr>
</thead>
<tbody>
<tr>
<td>CMOS Technology (µm)</td>
<td>0.12</td>
<td>0.18</td>
<td>0.18</td>
<td>0.2</td>
<td>0.18</td>
<td>0.13</td>
</tr>
<tr>
<td>Supply Voltage (V)</td>
<td>1.0</td>
<td>1.8</td>
<td>1.8</td>
<td>1.0</td>
<td>1.8</td>
<td>0.5</td>
</tr>
<tr>
<td>Frequency (GHz)</td>
<td>2.4</td>
<td>2.4</td>
<td>2.4</td>
<td>2.0</td>
<td>2.4</td>
<td>2.4</td>
</tr>
<tr>
<td>Gain (dB)</td>
<td>20</td>
<td>14.12</td>
<td>16.8</td>
<td>25.67</td>
<td>14.7</td>
<td>9.86</td>
</tr>
<tr>
<td>S11, S22 (dB)</td>
<td>N/A</td>
<td>-11.18</td>
<td>-13.15</td>
<td>-14.6</td>
<td>-13.3</td>
<td>-18, N/A</td>
</tr>
<tr>
<td>NF (dB)</td>
<td>3.9</td>
<td>1.59</td>
<td>3.6</td>
<td>4.0</td>
<td>4.8</td>
<td>5.11</td>
</tr>
<tr>
<td>P1dB (dBm)</td>
<td>N/A</td>
<td>-8</td>
<td>-20</td>
<td>N/A</td>
<td>-15</td>
<td>-18</td>
</tr>
<tr>
<td>IIP3 (dBm)</td>
<td>N/A</td>
<td>1</td>
<td>-10</td>
<td>N/A</td>
<td>2</td>
<td>-7.5</td>
</tr>
<tr>
<td>Power (mW)</td>
<td>22.6</td>
<td>7.2</td>
<td>2.16</td>
<td>5.13</td>
<td>0.58</td>
<td>0.3</td>
</tr>
<tr>
<td>FOM (1/mW)</td>
<td>0.30</td>
<td>1.60</td>
<td>2.48</td>
<td>2.48</td>
<td>4.64</td>
<td>4.64</td>
</tr>
<tr>
<td>Chip Size (mm²)</td>
<td>0.018</td>
<td>282</td>
<td>496</td>
<td>N/A</td>
<td>0.39</td>
<td>0.95</td>
</tr>
</tbody>
</table>

*Pre-layout simulation results.

6.0 CONCLUSION

A forward-body bias technique with a cascode configuration LNA for WSNs has been designed and simulated using CMOS 0.13-µm Silterra technology. All the circuit components, including the input- and output-matching, have been designed on-chip. The forward-body bias technique allows for the reduction of the threshold voltage and thus reduces the power consumption. The post-layout simulation results show that a power consumption of 0.3 mW is achieved for a 0.5 V power supply with other parameters are acceptable. Moreover, the FOM of the proposed LNA is among the highest as compared with previously-published works. Based on the performances of the LNA, the design is suitable for WSN applications.
Acknowledgements

The authors would like to express their appreciation for the support and contributions of those who assisted in this research, especially the FRGS grant (9003-00387) which enabled the production of this article.

References


